Jump to content

User:Jfishburn/Intentional Clock Skew in Synchronous Circuits

From Wikipedia, the free encyclopedia
This is the current revision of this page, as edited by Timrollpickering (talk | contribs) at 23:18, 13 January 2019 (External links: remove Category:Articles created via the Article Wizard per Wikipedia:Categories for discussion/Log/2019 January 6, removed: Category:Articles created via the Article Wizard). The present address (URL) is a permanent link to this version.
(diff) ← Previous revision | Latest revision (diff) | Newer revision → (diff)

Intentional clock skew is clock skew that is deliberately designed into a Synchronous circuit to armor it against various kinds of failure, or to enable it to be clocked at a higher rate.

Ideal Clocking with Zero Clock Skew

[edit]

What Can Go Wrong

[edit]

SETUP Failure

[edit]

HOLD Failure

[edit]

The Nightmare Scenario: Intermittent HOLD Failure

[edit]

For Low-Delay Paths, The Perils of Zero Clock Skew

[edit]

A Logic Path with Little Or No Delay Is Close to HOLD Failure

[edit]

A Small Amount of Unintentional Skew Causes It To Fail

[edit]

Intentional Clock Skew To the Rescue

[edit]

Intentional Clock Skew Can Also Speed Up A Circuit

[edit]

References

[edit]
[edit]