Jump to content

Interface logic model

From Wikipedia, the free encyclopedia
This is an old revision of this page, as edited by AvicAWB (talk | contribs) at 03:19, 18 March 2011 (clean up, added orphan tag using AWB). The present address (URL) is a permanent link to this revision, which may differ significantly from the current revision.

Interface Logic Model (ILM) is a technique to model blocks in hierarchal VLSI implementation flow.

The advantage of ILM is that entire path ( clock to clock path) is visible at top level for interface nets unlike traditional block based hierarchal implementation flow. That gives better accuracy in analysis for interface nets at negligible additional memory and runtime overhead.

References